Файл:AD1845.pdf

Материал из РадиоВики - энциклопедии радио и электроники
Перейти к: навигация, поиск
Выкупить рекламный блок
Ссылка на страницу индекса

AD1845 PIO Data Registers (ADR1:0 = 3) ADR1:0

Data 7

Data 6

Data 5

Data 4

Data 3

Data 2

Data 1

Data 0

3

CD7

CD6

CD5

CD4

CD3

CD2

CD1

CD0

3

PD7

PD6

PD5

PD4

PD3

PD2

PD1

PD0

The PIO Data Registers are two registers mapped to the same address. Writes send data to the PIO Playback Data Register (PD7:0). Reads will receive data from the PIO Capture Data Register (CD7:0). During AD1845 initialization, the PIO Playback Data Register cannot be written to and the Capture Data Register is always read as “1000 0000 (80h).” CD7:0

PIO Capture Data Register. This is the control register where capture data is read during programmed I/O data transfers. The reading of this register will increment the capture byte state machine so that the following read will be from the next appropriate byte in the sample. The exact byte which is next to be read can be determined by reading the Status Register. Once all relevant bytes have been read, the state machine will stay pointed to the last byte of the sample until a new sample is received from the ADCs. Once this has occurred, the state machine and Status Register will point to the first byte of the sample.

PD7:0

PIO Playback Data Register. This is the control register where playback data is written during programmed I/O data transfers. Writing data to this register will increment the playback byte tracking state machine so that the following write will be to the correct byte of the sample. Once all bytes of a sample have been written, subsequent byte writes to this port are ignored. The state machine is reset when the current sample is sent to the DACs.

INDIRECT CONTROL REGISTER DEFINITIONS

The following control registers are accessed by writing index values to IXA3:0 in the Index Address Register (ADR1:0 = 0) followed by a read/write to the Indexed Data Register (ADR1:0 = 1). Left Input Control (IXA3:0 = 0) IXA3:0

Data 7

Data 6

Data 5

Data 4

Data 3

Data 2

Data 1

Data 0

0

LSS1

LSS0

LMGE

res

LIG3

LIG2

LIG1

LIG0

LIG3:0

Left input gain select. The least significant bit of this gain select represents +1.5 dB. Maximum gain is +22.5 dB.

res

Reserved for future expansion. Always write a zero to this bit.

LMGE

Left Input Microphone Gain Enable. This bit will enable the +20 dB gain of the left MIC input signal.

LSS1:0

Left Input Source Select. These bits select the input source for the left gain stage preceding the left ADC. LSS1 0 0 1 1

LSS0 0 1 0 1

Left Input Source Left Line Source Selected Left Auxiliary 1 Source Selected Left Microphone Source Selected Left Line Post-Mixed DAC Output Source Selected

This register’s initial state after reset is “000x 0000.” Right Input Control (IXA3:0 = 1) IXA3:0

Data 7

Data 6

Data 5

Data 4

Data 3

Data 2

Data 1

Data 0

1

RSS1

RSS0

RMGE

res

RIG3

RIG2

RIG1

RIG0

RIG3:0

Right Input Gain Select. The least significant bit of this gain select represents +1.5 dB. Maximum gain is +22.5 dB.

res

Reserved for future expansion. Always write a zero to this bit.

RMGE

Right Input Microphone Gain Enable. This bit will enable the +20 dB gain of the right MIC input signal.

RSS1:0

Right Input Source Select. These bits select the input source for the right channel gain stage preceding the right ADC.

–16–

REV. B


1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
Перейти на страницу


Исходный файл(2550 × 3300 пикселей, размер файла: 327 КБ, MIME-тип: application/pdf, 40 страниц)

Importing file

История файла

Нажмите на дату/время, чтобы просмотреть, как тогда выглядел файл.

Дата/времяМиниатюраРазмерыУчастникПримечание
текущий16:49, 19 мая 2014Миниатюра для версии от 16:49, 19 мая 20142550 × 3300, 40 страниц (327 КБ)Maintenance script (обсуждение)Importing file
  • Вы не можете перезаписать этот файл.

Нет страниц, ссылающихся на данный файл.

Метаданные